【应用手册】RapidIO Interoperability with TI 6482 DSP Reference Design
The Altera® RapidIO interoperability reference design provides a sample interface between
the Altera RapidIO MegaCore® function and the Texas Instruments TMS320TCI6482
Communications Infrastructure Digital Signal Processor (TI 6482 DSP or TI 6482). Altera
offers this reference design to demonstrate the installation and operation of Altera’s RapidIO
MegaCore function with the TI 6482. The reference design enables you to evaluate the
RapidIO MegaCore function for integration into an Altera FPGA.
In addition to demonstrating basic interoperability, the design includes support to measure
link utilization in all modes, at all data rates, for all supported packet sizes. The statistics
support helps you to determine the optimal payload size for transfers across the Serial
RapidIO link from the Stratix® II GX device to the TI 6482 DSP, given a set of operating
constraints such as lane width and baud rate.an513.pdf
有奖活动 | |
---|---|
“我踩过的那些坑”主题活动——第002期 | |
【EEPW电子工程师创研计划】技术变现通道已开启~ | |
发原创文章 【每月瓜分千元赏金 凭实力攒钱买好礼~】 | |
【EEPW在线】E起听工程师的声音! | |
高校联络员开始招募啦!有惊喜!! | |
【工程师专属福利】每天30秒,积分轻松拿!EEPW宠粉打卡计划启动! | |
送您一块开发板,2025年“我要开发板活动”又开始了! | |
打赏了!打赏了!打赏了! |