【应用手册】AN 571: Implementing the SERDES Framer Interface Level 5 (SFI-5.1) Protocol in Stratix IV Devices
This application note describes how to implement an SFI-5.1 interface using Altera’s
40 nm Stratix® IV GX and Stratix IV GT devices.
The SFI-5.1 is a chip-to-chip or chip-to-module protocol that targets 40 Gbps
applications. The protocol allows up to 25% overhead for forward error correction
(FEC) code for a maximum throughput of 50 Gbps.
Both Stratix IV GX and Stratix IV GT devices support SFI-5.1 interfaces using
high-speed CDR-based transceivers.
Figure 1 shows a typical OC-768 packet over SONET (POS) line card application that
uses a Stratix IV GX device to implement an OC-768 framer and FEC processor. The
line-side interface to the 40G optical module uses SFI-5.1, while the system-side
interface to the packet processor uses either the industry-standard Interlaken or the
proprietary SerialLite II protocol.an571.pdf
共1条
1/1 1 跳转至页
【应用手册】AN 571: Implementing the SERDES Framer Interface Level 5 (SFI-5.1) Protoco
共1条
1/1 1 跳转至页
回复
打赏帖 | |
---|---|
【Zephyr】使用Zephyr外设初始化过程解析被打赏30分 | |
【S32K146】S32DS watchdog 配置使用被打赏20分 | |
【Zephyr】使用 IAR 调试 Zephyr 镜像被打赏20分 | |
赚取电动螺丝刀+电源电路理论知识分享1被打赏5分 | |
我想要一部加热台+分享常见运算放大器电路的应用被打赏5分 | |
【Zephyr】MCXN947 Zephyr 开发入门适配shell被打赏20分 | |
我想要一部加热台+常见的MOS管驱动电路被打赏5分 | |
【我要开发板】6.联合MATLAB记录数据被打赏50分 | |
【换取手持数字示波器】MicrochipMPLABHarmony框架下串口调试printf输出记录被打赏29分 | |
【瑞萨RA2E1开发板】:使用ADC功能实现位移传感器采集方案被打赏20分 |