【应用笔记】Stratix II GX同步开关噪声(SSN)设计指南(Stratix II GX SSN Design Guidelines)
如今的FPGA器件显示出亚微毫秒边沿速率来满足苛刻的时序要求,这些要求包括运行高速存储器接口、高速串行连接通信等。快速边沿速率的下降沿和大量并行I/O总线(DDR)耦合在一起,可以引起多种信号完整性问题,如串扰(包括同步开关噪声(SSN))。这些都可以导致系统性能下降,如果在初始设计阶段不考虑这些问题的的话。这遍应用笔记对同步开关噪声,以及降低在Stratix II GX系列器件中所观察到的噪声不同技巧等的主要机制提供了一些信息。
Today's FPGA devices exhibit sub-nanosecond edge rates to meet the
critical timing requirements needed to run high-speed memory
interfaces, and communicate over high-speed serial links. The downside
of fast edge rates coupled with large parallel I/O buses (DDR) can cause
a variety of signal integrity problems like crosstalk, including
simultaneous switching noise (SSN), which can result in degradation of
system performance if it is not accounted for during the initial design
phase.
This application note provides information on the major mechanisms of
simultaneous switching noise, along with various techniques to mitigate
the observed noise in the Stratix® II GX device family. In addition, this
application note explains how Altera® defines signal margin, covers the
impact of multiple I/Os toggling on transceiver performance, and
concludes by providing a high-level overview of best practices for
designing a board. AN472.pdf
共1条
1/1 1 跳转至页
【应用笔记】Stratix II GX同步开关噪声(SSN)设计指南(Stratix II GX SSN Design Guidelines)
共1条
1/1 1 跳转至页
回复
我要赚赏金打赏帖 |
|
|---|---|
| 【S32DS】S32K3 RTD7.0.1 HSE 组件配置报错问题解决被打赏¥27元 | |
| 【S32K3XX】MCME 启动 CORE1被打赏¥23元 | |
| AG32VH407下温度大气压传感器及其检测被打赏¥20元 | |
| AG32VH407下光照强度传感器BH1750及其检测被打赏¥22元 | |
| AT32VH407下使用温湿度传感器DHT22进行检测被打赏¥20元 | |
| DIY一个婴儿澡盆温度计被打赏¥34元 | |
| 【FreeRtos】FreeRtos+MPU region 配置规则被打赏¥23元 | |
| 【分享开发笔记,赚取电动螺丝刀】三分钟快速上手驱动墨水屏(ArduinoIDE)被打赏¥28元 | |
| 【S32K3XX】LIN 通讯模块使用被打赏¥31元 | |
| 【FreeRtos】FreeRtos + MPU模块的配置使用被打赏¥32元 | |
我要赚赏金
