【应用笔记】高性能FPGA锁相环的TimeQuest时序分析(High-Performance FPGA PLL Analysis with TimeQuest)
锁相环(Phase-locked loops,PLLs)为最大化系统整个系统的性能提供了健壮的时钟管理和时钟综合能力。Altera公司的高密度Stratix器件系列提供了许多高度灵活的PLL,每个PLL都能被用户作为一个零延时缓冲器、抖动衰减器、低歪斜扇出缓冲器或者作为一个频率合成器。为了充分利用Stratix器件系列所提供的巨大功能特性,你应当对所有由Quartus II软件和TimeQuest时序分析器所产生的PLL相关报告,有一个充分的理解。
Phase-locked loops (PLLs) provide robust clock management and clock
synthesis capabilities for maximum total system performance. Altera’s
high-density Stratix device families provide many highly versatile PLLs,
and each PLL can be customized as a zero delay buffer, jitter attenuator,
low skew fan-out buffer, or as a frequency synthesizer. To take advantage
of the numerous features and capabilities provided by the Stratix device
families, you should have a full understanding of all PLL-related reports
generated by the Quartus® II software and the TimeQuest Timing
Analyzer. This application note guides you through constraining PLLs
and performing a timing analysis on the PLLs. Each of these steps
includes examples and guidelines on how to read and understand the
various reports relating to PLLs, and how to analyze and constrain PLLs
in the TimeQuest Timing Analyzer.an471.pdf
共1条
1/1 1 跳转至页
【应用笔记】高性能FPGA锁相环的TimeQuest时序分析(High-Performance FPGA PLL Analysis with TimeQuest
共1条
1/1 1 跳转至页
回复
打赏帖 | |
---|---|
汽车电子中巡航控制系统的使用被打赏10分 | |
【我踩过的那些坑】工作那些年踩过的记忆深刻的坑被打赏100分 | |
分享汽车电子中巡航控制系统知识被打赏10分 | |
分享安全气囊系统的检修注意事项被打赏10分 | |
分享电子控制安全气囊计算机知识点被打赏10分 | |
【分享开发笔记,赚取电动螺丝刀】【OZONE】使用方法总结被打赏20分 | |
【分享开发笔记,赚取电动螺丝刀】【S32K314】芯片启动流程分析被打赏40分 | |
【分享开发笔记,赚取电动螺丝刀】【S32K146】S32DS RTD 驱动环境搭建被打赏12分 | |
【分享开发笔记,赚取电动螺丝刀】【IAR】libc标注库time相关库函数使用被打赏23分 | |
LP‑MSPM0L1306开发版试用结果被打赏10分 |