【应用笔记】理解Stratix II器件的PLL时序(Understanding PLL Timing for Stratix II Devices)
Stratix II器件有多达12个的PLL,可以为片上时钟管理、外部系统时钟管理以及高速I/O接口,提供强健的时钟管理和综合。
Stratix® II devices have up to 12 phase-locked loops (PLLs) that provide
robust clock management and synthesis for on-chip clock management,
external system clock management, and high-speed I/O interfaces. The
Stratix II PLL is highly versatile and can be used as a zero delay buffer,
jitter attenuator, low skew fan-out buffer, and as a frequency synthesizer.
To take advantage of the numerous features and capabilities provided by
the Stratix II PLLs, a full understanding of all reports and analysis
performed by the Quartus® II Timing Analyzer is necessary. This
application note provides details, examples, and guidelines on how to
read and understand the various Timing Analysis reports relating to
PLLs, and how the analysis is performed by the Timing Analyzer.
This application note is applicable to designs that target Stratix II devices
using the Quartus II software version 5.1 and earlier.an411.pdf
共1条
1/1 1 跳转至页
【应用笔记】理解Stratix II器件的PLL时序(Understanding PLL Timing for Stratix II Devices)
共1条
1/1 1 跳转至页
回复
打赏帖 | |
---|---|
汽车电子中巡航控制系统的使用被打赏10分 | |
分享汽车电子中巡航控制系统知识被打赏10分 | |
分享安全气囊系统的检修注意事项被打赏10分 | |
分享电子控制安全气囊计算机知识点被打赏10分 | |
【分享开发笔记,赚取电动螺丝刀】【OZONE】使用方法总结被打赏20分 | |
【分享开发笔记,赚取电动螺丝刀】【S32K314】芯片启动流程分析被打赏40分 | |
【分享开发笔记,赚取电动螺丝刀】【S32K146】S32DS RTD 驱动环境搭建被打赏12分 | |
【分享开发笔记,赚取电动螺丝刀】【IAR】libc标注库time相关库函数使用被打赏23分 | |
LP‑MSPM0L1306开发版试用结果被打赏10分 | |
【分享开发笔记,赚取电动螺丝刀】【LP-MSPM0L1306】适配 RT-Thread Nano被打赏23分 |