【应用笔记】AN531:使用硬件加速器降低功耗(AN 531: Reducing Power with Hardware Accelerators)
在使用FPGA的嵌入式产品中降低功耗越来越重要,特别是对于电池供电的应用、减少发热或成本等。
Reducing power consumption in embedded products that use FPGAs is
increasingly important, particularly for battery-powered applications or
to reduce heat or cost. You can use parallel algorithms to exploit the
parallel architecture of FPGA devices to accomplish more work per clock
cycle, allowing you to lower the clock frequency. High-level development
tools such as SOPC Builder and the Nios® II C-to-Hardware Acceleration
Compiler (C2H) can help you use the power-saving potential of the FPGA
hardware by easily adding hardware accelerators and lowering clock
frequencies.
an531.pdf
共1条
1/1 1 跳转至页
【应用笔记】AN531:使用硬件加速器降低功耗(AN 531: Reducing Power with Hardware Accelerators)
共1条
1/1 1 跳转至页
回复
有奖活动 | |
---|---|
【有奖活动——B站互动赢积分】活动开启啦! | |
【有奖活动】分享技术经验,兑换京东卡 | |
话不多说,快进群! | |
请大声喊出:我要开发板! | |
【有奖活动】EEPW网站征稿正在进行时,欢迎踊跃投稿啦 | |
奖!发布技术笔记,技术评测贴换取您心仪的礼品 | |
打赏了!打赏了!打赏了! |